Part Number Hot Search : 
UF100 P4KE16CA 100N6 20TTS BST74A 90WCIB 5251B CX96420
Product Description
Full Text Search
 

To Download AKD4529 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ASAHI KASEI
[AK4529]
AK4529
High Performance Multi-channel Audio CODEC
GENERAL DESCRIPTION The AK4529 is a single chip CODEC that includes two channels of ADC and eight channels of DAC. The ADC outputs 24bit data and the DAC accepts up to 24bit input data. The ADC has the Enhanced Dual Bit architecture with wide dynamic range. The DAC introduces the new developed Advanced Multi-Bit architecture, and achieves wider dynamic range and lower outband noise. An auxiliary digital audio input interface maybe used instead of the ADC for passing audio data to the primary audio output port. Control may be set directly by pins or programmed through a separate serial interface. The AK4529 has a dynamic range of 102dB for ADC, 106dB for DAC and is well suited for digital surround for home theater and car audio. An AC-3 system can be built with a IEC60958(SPDIF) receiver such as the AK4112A. The AK4529 is available in a small 44pin LQFP package which will reduce system space.
*AC-3 is a trademark of Dolby Laboratories.
FEATURES o 2ch 24bit ADC - 64x Oversampling - Sampling Rate up to 96kHz - Linear Phase Digital Anti-Alias Filter - Single-Ended Input - S/(N+D): 92dB - Dynamic Range, S/N: 102dB - Digital HPF for offset cancellation - I/F format: MSB justified, I2S or TDM - Overflow flag o 8ch 24bit DAC - 128x Oversampling - Sampling Rate up to 96kHz - 24bit 8 times Digital Filter - Single-Ended Outputs - On-chip Switched-Capacitor Filter - S/(N+D): 90dB - Dynamic Range, S/N: 106dB - I/F format: MSB justified, LSB justified(20bit,24bit), I2S or TDM - Individual channel digital volume with 256 levels and 0.5dB step - Soft mute - De-emphasis for 32kHz, 44.1kHz and 48kHz - Zero Detect Function o High Jitter Tolerance o TTL Level Digital I/F o 3-wire Serial and I2C Bus P I/F for mode setting o Master clock:256fs, 384fs or 512fs for fs=32kHz to 48kHz 128fs, 192fs or 256fs for fs=64kHz to 96kHz o Power Supply: 4.5 to 5.5V o Power Supply for output buffer: 2.7 to 5.5V o Small 44pin LQFP
MS0082-E-00 -1-
2001/3
ASAHI KASEI
[AK4529]
n Block Diagram
LIN
ADC ADC
HPF HPF
Audio I/F
RIN
RX1 RX2 RX3 RX4 XTI
LOUT1
LPF
DAC
DATT
MCLK LRCK BICK
MCLK LRCK BICK DAUX
ROUT1
LPF
DAC
DATT
XTO DIR MCKO LRCK AK4112A BICK SDTO
LOUT2
LPF
DAC
DATT
Format Converter
ROUT2
LPF
DAC
DATT
SDOUT SDOS SDTO LRCK BICK SDIN SDOUT1 SDOUT2 SDOUT3 SDOUT4
AC3
LOUT3
LPF
DAC
DATT
SDIN1 SDIN2 SDIN3 SDIN4
ROUT3
LPF
DAC
DATT
SDTI1 SDTI2 SDTI3 SDTI4
LOUT4
LPF
DAC
DATT
ROUT4
LPF
DAC
DATT
AK4529
Block Diagram (DIR and AC-3 DSP are external parts)
MS0082-E-00 -2-
2001/3
ASAHI KASEI
[AK4529]
n Ordering Guide
AK4529VQ AKD4529 -40 +85C 44pin LQFP(0.8mm pitch) Evaluation Board for AK4529
n Pin Layout
LOOP0/SDA/CDTI
DIF1/SCL/CCLK
DIF0/CSN
VREFH 35
MCLK
44
43
40
39
38
36
AVDD
AVSS
DZF1
P/S
41
SDOS I2C SMUTE BICK LRCK SDTI1 SDTI2 SDTI3 SDTO DAUX DFS
1 2 3 4 5 6 7 8 9 10 11 13 17 19 12 14 15 16 18 20 21 22 Top View
37
34 33 32 31
42
VCOM
TDM
DZF2/OVF RIN LIN NC NC ROUT1 LOUT1 ROUT2 LOUT2 ROUT3 LOUT3
AK4529VQ
30 29 28 27 26 25 24 23
MS0082-E-00 -3-
ROUT4
LOUT4
SDTI4
DVDD
TVDD
DVSS
CAD1
CAD0
DZFE
PDN
TST
2001/3
ASAHI KASEI
[AK4529]
n Compatibility with AK4527B
1. Functions Functions DAC channel ADC DATT transition time I2C bus auto increment TDM I/F format 2. Pin Configuration pin# 12 19 20 21 22 29 30 31 32 44 3. Register Addr 00H 08H 09H 0AH 0BH 0CH AK4527B 6ch Full-differential input (with single-ended use capability) 7424/fs (fixed) Not available Not available AK4529 8ch Single-ended input 7424/fs, 1024/fs or 256/fs Available Available
AK4527 NC NC NC CAD1 CAD0 LINLIN+ RINRIN+ LOOP1
AK4529 SDTI4 CAD1 CAD0 LOUT4 ROUT4 NC NC LIN RIN TDM
Changed items TDM (TDM I/F format mode) is added. DEMD1-0 (DAC4 De-emphasis) are added. ATS1-0 (DATT transition time) are added. DZFM3 (Zero detection mode) is added. ATT7-0 (LOUT4 output volume control) are added. ATT7-0 (ROUT4 output volume control) are added.
MS0082-E-00 -4-
2001/3
ASAHI KASEI
[AK4529]
PIN/FUNCTION
No. 1 Pin Name SDOS I/O I Function SDTO Source Select Pin (Note 1) "L": Internal ADC output, "H": DAUX input SDOS pin should be set to "L" when TDM= "1". Control Mode Select Pin "L": 3-wire Serial, "H": I2C Bus Soft Mute Pin (Note 1) When this pin goes to "H", soft mute cycle is initialized. When returning to "L", the output mute releases. Audio Serial Data Clock Pin Input Channel Clock Pin DAC1 Audio Serial Data Input Pin DAC2 Audio Serial Data Input Pin DAC3 Audio Serial Data Input Pin Audio Serial Data Output Pin AUX Audio Serial Data Input Pin Double Speed Sampling Mode Pin (Note 1) "L": Normal Speed, "H": Double Speed DAC4 Audio Serial Data Input Pin Zero Input Detect Enable Pin "L": mode 7 (disable) at parallel mode, zero detect mode is selectable by DZFM3-0 bits at serial mode "H": mode 0 (DZF1 is AND of all eight channels) Output Buffer Power Supply Pin, 2.7V5.5V Digital Power Supply Pin, 4.5V5.5V Digital Ground Pin, 0V Power-Down & Reset Pin When "L", the AK4529 is powered-down and the control registers are reset to default state. If the state of P/S or CAD0-1 changes, then the AK4529 must be reset by PDN. Test Pin This pin should be connected to DVSS. Chip Address 1 Pin Chip Address 0 Pin DAC4 Lch Analog Output Pin DAC4 Rch Analog Output Pin
2 3
I2C SMUTE
I I
4 5 6 7 8 9 10 11 12 13
BICK LRCK SDTI1 SDTI2 SDTI3 SDTO DAUX DFS SDTI4 DZFE
I I I I I O I I I I
14 15 16 17
TVDD DVDD DVSS PDN
I
18 19 20 21 22
TST CAD1 CAD0 LOUT4 ROUT4
I I I O O
MS0082-E-00 -5-
2001/3
ASAHI KASEI
[AK4529]
No. 23 24 25 26 27 28 29 30 31 32 33
Pin Name LOUT3 ROUT3 LOUT2 ROUT2 LOUT1 ROUT1 NC NC LIN RIN DZF2
I/O O O O O O O I I O
OVF 34 35 36 37 38 VCOM VREFH AVDD AVSS DZF1
O O I O
39 40 41
MCLK P/S DIF0 CSN DIF1 SCL/CCLK LOOP0 SDA/CDTI
I I I I I I I I/O I
42
43
44
TDM
Function DAC3 Lch Analog Output Pin DAC3 Rch Analog Output Pin DAC2 Lch Analog Output Pin DAC2 Rch Analog Output Pin DAC1 Lch Analog Output Pin DAC1 Rch Analog Output Pin No Connect No internal bonding. No Connect No internal bonding. Lch Analog Input Pin Rch Analog Input Pin Zero Input Detect 2 Pin (Note 2) When the input data of the group 1 follow total 8192 LRCK cycles with "0" input data, this pin goes to "H". Analog Input Overflow Detect Pin (Note 3) This pin goes to "H" if the analog input of Lch or Rch is overflows. Common Voltage Output Pin, AVDD/2 Large external capacitor around 2.2F is used to reduce power-supply noise. Positive Voltage Reference Input Pin, AVDD Analog Power Supply Pin, 4.5V5.5V Analog Ground Pin, 0V Zero Input Detect 1 Pin (Note 2) When the input data of the group 1 follow total 8192 LRCK cycles with "0" input data, this pin goes to "H". Master Clock Input Pin Parallel/Serial Select Pin "L": Serial control mode, "H": Parallel control mode Audio Data Interface Format 0 Pin in parallel control mode Chip Select Pin in 3-wire serial control mode This pin should be connected to DVDD at I2C bus control mode Audio Data Interface Format 1 Pin in parallel control mode Control Data Clock Pin in serial control mode I2C = "L": CCLK (3-wire Serial), I2C = "H": SCL (I2C Bus) Loopback Mode 0 Pin in parallel control mode Enables digital loop-back from ADC to 4 DACs. Control Data Input Pin in serial control mode I2C = "L": CDTI (3-wire Serial), I2C = "H": SDA (I2C Bus) TDM I/F Format Mode Pin (Note 1) "L": Normal format, "H": TDM format
Notes: 1. SDOS, SMUTE, DFS, and TDM pins are ORed with register data if P/S = "L". 2. The group 1 and 2 can be selected by DZFM3-0 bits if P/S = "L" and DZFE = "L". 3. This pin becomes OVF pin if OVFE bit is set to "1" at serial control mode. 4. All input pins should not be left floating.
MS0082-E-00 -6-
2001/3
ASAHI KASEI
[AK4529]
ABSOLUTE MAXIMUM RATINGS (AVSS, DVSS=0V; Note 5) Parameter Symbol min Power Supplies Analog AVDD -0.3 Digital DVDD -0.3 Output buffer TVDD -0.3 |AVSS-DVSS| (Note 6) GND Input Current (any pins except for supplies) IIN Analog Input Voltage VINA -0.3 Digital Input Voltage VIND -0.3 Ambient Temperature (power applied) Ta -40 Storage Temperature Tstg -65
Notes: 5. All voltages with respect to ground. 6. AVSS and DVSS must be connected to the same analog ground plane.
max 6.0 6.0 6.0 0.3 10 AVDD+0.3 DVDD+0.3 85 150
Units V V V V mA V V C C
WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is not guaranteed at these extremes.
RECOMMENDED OPERATING CONDITIONS (AVSS, DVSS=0V; Note 5) Parameter Symbol min typ Power Supplies Analog AVDD 4.5 5.0 (Note 7) Digital DVDD 4.5 5.0 Output buffer TVDD 2.7 5.0
Notes: 5. All voltages with respect to ground. 7. The power up sequence between AVDD, DVDD and TVDD is not critical.
max 5.5 5.5 5.5
Units V V V
WARNING: AKM assumes no responsibility for the usage beyond the conditions in this datasheet.
MS0082-E-00 -7-
2001/3
ASAHI KASEI
[AK4529]
ANALOG CHARACTERISTICS (Ta=25C; AVDD, DVDD, TVDD=5V; AVSS, DVSS=0V; VREFH=AVDD; fs=44.1kHz; BICK=64fs; Signal Frequency=1kHz; 24bit Data; Measurement Frequency=20Hz20kHz at 44.1kHz, 20Hz~40kHz at fs=96kHz; unless otherwise specified) Parameter min typ max Units ADC Analog Input Characteristics Resolution 24 Bits S/(N+D) (-0.5dBFS) fs=44.1kHz 84 92 dB fs=96kHz 86 dB DR (-60dBFS) fs=44.1kHz, A-weighted 94 102 dB fs=96kHz 88 96 dB fs=96kHz, A-weighted 93 102 dB S/N (Note 8) fs=44.1kHz, A-weighted 94 102 dB fs=96kHz 88 96 dB fs=96kHz, A-weighted 93 102 dB Interchannel Isolation 90 110 dB DC Accuracy Interchannel Gain Mismatch 0.2 0.3 dB Gain Drift 20 ppm/C Input Voltage fs=44.1kHz AIN=0.62xVREFH 2.90 3.10 3.30 Vpp fs=96kHz AIN=0.65xVREFH 3.05 3.25 3.45 Vpp Input Resistance (Note 9) 15 25 k Power Supply Rejection (Note 10) 50 dB DAC Analog Output Characteristics Resolution 24 Bits S/(N+D) fs=44.1kHz 80 90 dB fs=96kHz 78 88 dB DR (-60dBFS) fs=44.1kHz, A-weighted 95 106 dB fs=96kHz 88 100 dB fs=96kHz, A-weighted 94 106 dB S/N (Note 11) fs=44.1kHz, A-weighted 95 106 dB fs=96kHz 88 100 dB fs=96kHz, A-weighted 94 106 dB Interchannel Isolation 90 110 dB DC Accuracy Interchannel Gain Mismatch 0.2 0.5 dB Gain Drift 20 ppm/C Output Voltage AOUT=0.6xVREFH 2.75 3.0 3.25 Vpp Load Resistance 5 k Power Supply Rejection (Note 10) 50 dB Power Supplies Power Supply Current (AVDD+DVDD+TVDD) Normal Operation (PDN = "H") AVDD 42 63 mA DVDD+TVDD fs=44.1kHz (Note 12) 28 42 mA fs=96kHz 42 63 mA Power-down mode (PDN = "L") (Note 13) 80 200 A Notes: 8. S/N measured by CCIR-ARM is 98dB(@fs=44.1kHz). 9. Input resistance is 16k typically at fs=96kHz. 10. PSR is applied to AVDD, DVDD and TVDD with 1kHz, 50mVpp. VREFH pin is held a constant voltage. 11. S/N measured by CCIR-ARM is 102dB(@fs=44.1kHz). 12. TVDD=0.1mA(typ). 13. In the power-down mode. All digital input pins including clock pins (MCLK, BICK, LRCK) are held DVSS.
MS0082-E-00 -8-
2001/3
ASAHI KASEI
[AK4529]
FILTER CHARACTERISTICS (Ta=25C; AVDD, DVDD=4.55.5V; TVDD=2.75.5V; fs=44.1kHz; DEM=OFF) Parameter Symbol min ADC Digital Filter (Decimation LPF): Passband (Note 14) -0.005dB PB 0 -0.02dB -0.06dB -6.0dB Stopband SB 24.34 Passband Ripple PR Stopband Attenuation SA 80 Group Delay (Note 15) GD Group Delay Distortion GD ADC Digital Filter (HPF): Frequency Response (Note 14) -3dB FR -0.5dB -0.1dB DAC Digital Filter: Passband (Note 14) -0.1dB PB 0 -6.0dB Stopband SB 24.2 Passband Ripple PR Stopband Attenuation SA 56 Group Delay (Note 15) GD DAC Digital Filter + Analog Filter: FR Frequency Response: 0 20.0kHz FR 40.0kHz (Note 16)
typ
max 19.76 0.005
Units kHz kHz kHz kHz kHz dB dB 1/fs s Hz Hz Hz
20.02 20.20 22.05
27.6 0 0.9 2.7 6.0 20.0 0.02 21.9 0.2 0.3
22.05
kHz kHz kHz dB dB 1/fs dB dB
Notes: 14. The passband and stopband frequencies scale with fs. For example, 20.02kHz at -0.02dB is 0.454 x fs. The reference frequency of these responses is 1kHz. 15. The calculating delay time which occurred by digital filtering. This time is from setting the input of analog signal to setting the 24bit data of both channels to the output register for ADC. For DAC, this time is from setting the 20/24bit data of both channels on input register to the output of analog signal. 16. fs=96kHz.
DC CHARACTERISTICS (Ta=25C; AVDD, DVDD=4.55.5V; TVDD=2.75.5V) Parameter Symbol min High-Level Input Voltage VIH 2.2 Low-Level Input Voltage VIL High-Level Output Voltage (SDTO pin: Iout=-100A) VOH TVDD-0.5 (DZF1, DZF2/OVF pins: Iout=-100A) VOH AVDD-0.5 Low-Level Output Voltage (SDTO, DZF1, DZF2/OVF pins: Iout= 100A) VOL (SDA pin: Iout= 3mA) VOL Input Leakage Current Iin -
typ -
max 0.8 0.5 0.4 10
Units V V V V V V A
MS0082-E-00 -9-
2001/3
ASAHI KASEI
[AK4529]
SWITCHING CHARACTERISTICS (Ta=25C; AVDD, DVDD=4.55.5V; TVDD=2.75.5V; CL=20pF) Parameter Symbol min Master Clock Timing 256fsn, 128fsd: fCLK 8.192 Pulse Width Low tCLKL 27 Pulse Width High tCLKH 27 384fsn, 192fsd: fCLK 12.288 Pulse Width Low tCLKL 20 Pulse Width High tCLKH 20 512fsn, 256fsd: fCLK 16.384 Pulse Width Low tCLKL 15 Pulse Width High tCLKH 15 LRCK Timing TDM= "0" Normal Speed Mode fsn 32 Double Speed Mode fsd 64 Duty Cycle Duty 45 TDM= "1" LRCK frequency fsn 32 "H" time tLRH 1/256fs "L" time tLRL 1/256fs Audio Interface Timing TDM= "0" BICK Period tBCK 160 BICK Pulse Width Low tBCKL 65 Pulse Width High tBCKH 65 LRCK Edge to BICK "" (Note 17) tLRB 45 BICK "" to LRCK Edge (Note 17) tBLR 45 LRCK to SDTO(MSB) tLRS BICK "" to SDTO tBSD SDTI1-4, DAUX Hold Time tSDH 40 SDTI1-4, DAUX Setup Time tSDS 25 TDM= "1" BICK Period tBCK 81 BICK Pulse Width Low tBCKL 32 Pulse Width High tBCKH 32 LRCK Edge to BICK "" (Note 17) tLRB 20 BICK "" to LRCK Edge (Note 17) tBLR 20 BICK "" to SDTO tBSD SDTI1 Hold Time tSDH 10 SDTI1 Setup Time tSDS 10
Notes: 17. BICK rising edge must not occur at the same time as LRCK edge.
typ
max 12.288
Units MHz ns ns MHz ns ns MHz ns ns
18.432
24.576
48 96 55 48
kHz kHz % kHz ns ns
40 40
ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
20
MS0082-E-00 - 10 -
2001/3
ASAHI KASEI
[AK4529]
Parameter Control Interface Timing (3-wire Serial mode): CCLK Period CCLK Pulse Width Low Pulse Width High CDTI Setup Time CDTI Hold Time CSN "H" Time CSN "" to CCLK "" CCLK "" to CSN "" Rise Time of CSN Fall Time of CSN Rise Time of CCLK Fall Time of CCLK Control Interface Timing (I2C Bus mode): SCL Clock Frequency Bus Free Time Between Transmissions Start Condition Hold Time (prior to first clock pulse) Clock Low Time Clock High Time Setup Time for Repeated Start Condition SDA Hold Time from SCL Falling (Note 18) SDA Setup Time from SCL Rising Rise Time of Both SDA and SCL Lines Fall Time of Both SDA and SCL Lines Setup Time for Stop Condition Pulse Width of Spike Noise Suppressed by Input Filter Power-down & Reset Timing PDN Pulse Width (Note 19) PDN "" to SDTO valid (Note 20)
Symbol tCCK tCCKL tCCKH tCDS tCDH tCSW tCSS tCSH tR1 tF1 tR2 tF2 fSCL tBUF tHD:STA tLOW tHIGH tSU:STA tHD:DAT tSU:DAT tR tF tSU:STO tSP tPD tPDV
min 200 80 80 40 40 150 50 50
typ
max
Units ns ns ns ns ns ns ns ns ns ns ns ns kHz s s s s s s s s s s ns ns 1/fs
20 20 20 20 4.7 4.0 4.7 4.0 4.7 0 0.25 4.0 0 150 522 100 1.0 0.3 50
Notes: 18. Data must be held for sufficient time to bridge the 300 ns transition time of SCL. 19. The AK4529 can be reset by bringing PDN "L" to "H" upon power-up. 20. These cycles are the number of LRCK rising from PDN rising. 21. I2C is a registered trademark of Philips Semiconductors.
Purchase of Asahi Kasei Microsystems Co., Ltd I2C components conveys a license under the Philips I2C patent to use the components in the I2C system, provided the system conform to the I2C specifications defined by Philips.
MS0082-E-00 - 11 -
2001/3
ASAHI KASEI
[AK4529]
n Timing Diagram
1/fCLK VIH VIL tCLKH tCLKL
MCLK
1/fsn, 1/fsd VIH LRCK VIL
tBCK VIH VIL tBCKH tBCKL
BICK
Clock Timing (TDM= "0")
1/fCLK VIH VIL tCLKH tCLKL
MCLK
1/fs VIH LRCK tLRH tLRL VIL
tBCK VIH VIL tBCKH tBCKL
BICK
Clock Timing (TDM= "1")
MS0082-E-00 - 12 -
2001/3
ASAHI KASEI
[AK4529]
LRCK tBLR tLRB
VIH VIL
BICK
VIH VIL tLRS tBSD
SDTO tSDS
50%TVDD
tSDH VIH VIL
SDTI
Audio Interface Timing (TDM= "0")
VIH VIL tBLR tLRB VIH VIL tBSD
LRCK
BICK
SDTO tSDS
50%TVDD
tSDH VIH VIL
SDTI
Audio Interface Timing (TDM= "1")
MS0082-E-00 - 13 -
2001/3
ASAHI KASEI
[AK4529]
VIH CSN VIL tCSS tCCKL tCCKH VIH VIL tCDS tCDH VIH VIL
CCLK
CDTI
C1
C0
R/W
A4
WRITE Command Input Timing (3-wire Serial mode)
tCSW VIH CSN VIL tCSH VIH CCLK VIL
CDTI
D3
D2
D1
D0
VIH VIL
WRITE Data Input Timing (3-wire Serial mode)
VIH SDA VIL tBUF tLOW tR tHIGH tF tSP VIH SCL VIL tHD:STA Stop Start tHD:DAT tSU:DAT tSU:STA Start tSU:STO Stop
I2C Bus mode Timing
tPD VIH VIL tPDV
PDN
SDTO
50%TVDD
Power-down & Reset Timing
MS0082-E-00 - 14 -
2001/3
ASAHI KASEI
[AK4529]
OPERATION OVERVIEW n System Clock
The external clocks, which are required to operate the AK4529, are MCLK, LRCK and BICK. There are two methods to set MCLK frequency. In Manual Setting Mode (ACKS = "0": Default), the sampling speed is set by DFS (Table 1). The frequency of MCLK at each sampling speed is set automatically. (Table 2, 3). In Auto Setting Mode (ACKS = "1"), as MCLK frequency is detected automatically (Table 4), and the internal master clock becomes the appropriate frequency (Table 5), it is not necessary to set DFS. MCLK should be synchronized with LRCK but the phase is not critical. External clocks (MCLK, BICK) should always be present whenever the AK4529 is in normal operation mode (PDN = "H"). If these clocks are not provided, the AK4529 may draw excess current because the device utilizes dynamic refreshed logic internally. If the external clocks are not present, the AK4529 should be in the power-down mode (PDN = "L") or in the reset mode (RSTN = "0"). After exiting reset at power-up etc., the AK4529 is in the power-down mode until MCLK and LRCK are input.
DFS 0 1
Sampling Speed (fs) Normal Speed Mode 32kHz~48kHz Double Speed Mode 64kHz~96kHz Table 1. Sampling Speed (Manual Setting Mode)
Default
LRCK fs 32.0kHz 44.1kHz 48.0kHz
256fs 8.1920 11.2896 12.2880
MCLK (MHz) 384fs 12.2880 16.9344 18.4320
512fs 16.3840 22.5792 24.5760
BICK (MHz) 64fs 2.0480 2.8224 3.0720
Table 2. System Clock Example (Normal Speed Mode @Manual Setting Mode)
LRCK fs 88.2kHz 96.0kHz
128fs 11.2896 12.2880
MCLK (MHz) 192fs 16.9344 18.4320
256fs 22.5792 24.5760
BICK (MHz) 64fs 5.6448 6.1440
Table 3. System Clock Example (Double Speed Mode @Manual Setting Mode) (Note: At double speed mode(DFS = "1"), 128fs and 192fs are not available for ADC.)
MCLK 512fs 256fs
Sampling Speed Normal Double
Table 4. Sampling Speed (Auto Setting Mode)
MS0082-E-00 - 15 -
2001/3
ASAHI KASEI
[AK4529]
LRCK fs 32.0kHz 44.1kHz 48.0kHz 88.2kHz 96.0kHz
MCLK (MHz) 256fs 512fs 16.3840 22.5792 24.5760 22.5792 24.5760 -
Sampling Speed Normal Double
Table 5. System Clock Example (Auto Setting Mode)
n De-emphasis Filter
The AK4529 includes the digital de-emphasis filter (tc=50/15s) by IIR filter. This filter corresponds to three sampling frequencies (32kHz, 44.1kHz, 48kHz). De-emphasis of each DAC can be set individually by register data of DEMA1-C0 (DAC1: DEMA1-0, DAC2: DEMB1-0, DAC3: DEMC1-0, see "Register Definitions"). Mode 0 1 2 3 4 5 6 7 Sampling Speed Normal Speed Normal Speed Normal Speed Normal Speed Double Speed Double Speed Double Speed Double Speed DEM1 0 0 1 1 0 0 1 1 DEM0 0 1 0 1 0 1 0 1 DEM 44.1kHz OFF 48kHz 32kHz OFF OFF OFF OFF
Default
Table 6. De-emphasis control
n Digital High Pass Filter
The ADC has a digital high pass filter for DC offset cancel. The cut-off frequency of the HPF is 0.9Hz at fs=44.1kHz and also scales with sampling rate (fs).
MS0082-E-00 - 16 -
2001/3
ASAHI KASEI
[AK4529]
n Audio Serial Interface Format
When TDM= "L", four modes can be selected by the DIF1-0 as shown in table 7. In all modes the serial data is MSB-first, 2's compliment format. The SDTO is clocked out on the falling edge of BICK and the SDTI/DAUX are latched on the rising edge of BICK. Figures 14 shows the timing at SDOS = "L". In this case, the SDTO outputs the ADC output data. When SDOS = "H", the data input to DAUX is converted to SDTO's format and output from SDTO. Mode 2, 3, 6 and 7 in SDTI input formats can be used for 16-20bit data by zeroing the unused LSBs. Mode 0 1 2 3 TDM 0 0 0 0 DIF1 0 0 1 1 DIF0 0 1 0 1 SDTO 24bit, Left justified 24bit, Left justified 24bit, Left justified 24bit, I2S SDTI1-4, DAUX 20bit, Right justified 24bit, Right justified 24bit, Left justified 24bit, I2S LRCK H/L H/L H/L L/H BICK 48fs 48fs 48fs 48fs
Default
Table 7. Audio data formats (Normal format)
The audio serial interface format becomes the TDM I/F format if TDM pin is set to "H". In the TDM mode, the serial data of all DAC (eight channels) is input to the SDTI1 pin. The input data to SDTI2-4 pins is ignored. BICK should be fixed to 256fs. "H" time and "L" time of LRCK should be 1/256fs at least. Four modes can be selected by the DIF1-0 as shown in table 8. In all modes the serial data is MSB-first, 2's compliment format. The SDTO is clocked out on the falling edge of BICK and the SDTI1 are latched on the rising edge of BICK. SDOS and LOOP1-0 should be set to "0" at the TDM mode. TDM mode cannot be used in double speed mode. Mode 4 5 6 7 TDM 1 1 1 1 DIF1 0 0 1 1 DIF0 0 1 0 1 SDTO 24bit, Left justified 24bit, Left justified 24bit, Left justified 24bit, I2S SDTI1 20bit, Right justified 24bit, Right justified 24bit, Left justified 24bit, I2S Sync BICK 256fs 256fs 256fs 256fs
Table 8. Audio data formats (TDM format)
MS0082-E-00 - 17 -
2001/3
ASAHI KASEI
[AK4529]
LRCK
0 1 2 12 13 14 24 25 31 0 1 2 12 13 14 24 25 31 0 1
BICK(64fs) SDTO(o) SDTI(i)
23 22 12 11 10 0 23 22 12 11 10 0 23
Don't Care
19 18
8
7
1
0
Don't Care
19 18
8
7
1
0
SDTO-23:MSB, 0:LSB; SDTI-19:MSB, 0:LSB Lch Data
Rch Data
Figure 1. Mode 0 Timing
LRCK
0 1 2 8 9 10 24 25 31 0 1 2 8 9 10 24 25 31 0 1
BICK(64fs) SDTO(o) SDTI(i)
23 22 16 15 14 0 23 22 16 15 14 0 23
Don't Care 23:MSB, 0:LSB
23 22
8
7
1
0
Don't Care
23 22
8
7
1
0
Lch Data
Rch Data
Figure 2. Mode 1 Timing
LRCK
0 1 2 18 19 20 21 28 29 30 31 0 1 2 19 20 21 28 29 30 31 0 1
BICK(64fs) SDTO(o) SDTI(i)
23 22 2 1 0 23 22 2 1 0 23
23 22
2
1
0
Don't Care
23 22
2
1
0
Don't Care
23
23:MSB, 0:LSB Lch Data Rch Data
Figure 3. Mode 2 Timing LRCK
0 1 2 3 23 24 25 26 29 30 31 0 1 2 3 23 24 25 26 29 30 31 0 1
BICK(64fs) SDTO(o) SDTI(i)
23 22 2 1 0 23 22 2 1 0
23 22
2
1
0
Don't Care
23 22
2
1
0
Don't Care
23:MSB, 0:LSB
Lch Data
Rch Data
Figure 4. Mode 3 Timing
MS0082-E-00 - 18 -
2001/3
ASAHI KASEI
[AK4529]
256 BICK
LRCK BICK(256fs) SDTO(o)
23 22 0 23 22 0 23 22
Lch
32 BICK
Rch
32 BICK
0 19 18 0 19 18 0 19 18 0 19 18 0 19 18 0 19 18 0 19 18 0 19
SDTI1(i)
19 18
L1
32 BICK
R1
32 BICK
L2
32 BICK
R2
32 BICK
L3
32 BICK
R3
32 BICK
L4
32 BICK
R4
32 BICK
Figure 5. Mode 4 Timing
256 BICK
LRCK BICK(256fs) SDTO(o)
23 22 0 23 22 0 23 22
Lch
32 BICK
Rch
32 BICK
0 23 22 0 23 22 0 23 22 0 23 22 0 23 22 0 23 22 0 23 22 0 23
SDTI1(i)
23 22
L1
32 BICK
R1
32 BICK
L2
32 BICK
R2
32 BICK
L3
32 BICK
R3
32 BICK
L4
32 BICK
R4
32 BICK
Figure 6. Mode 5 Timing
256 BICK
LRCK BICK(256fs) SDTO(o)
23 22 0 23 22 0 23 22
Lch
32 BICK
Rch
32 BICK
23 22 0 23 22 0 23 22 0 23 22 0 23 22 0 23 22 0 23 22 0 23 22
SDTI1(i)
23 22
0
L1
32 BICK
R1
32 BICK
L2
32 BICK
R2
32 BICK
L3
32 BICK
R3
32 BICK
L4
32 BICK
R4
32 BICK
Figure 7. Mode 6 Timing
256 BICK
LRCK BICK(256fs) SDTO(o)
23 0 23 0 23
Lch
32 BICK
Rch
32 BICK
23 0 23 0 23 0 23 0 23 0 23 0 23 0 23
SDTI1(i)
23
0
L1
32 BICK
R1
32 BICK
L2
32 BICK
R2
32 BICK
L3
32 BICK
R3
32 BICK
L4
32 BICK
R4
32 BICK
Figure 8. Mode 7 Timing
MS0082-E-00 - 19 -
2001/3
ASAHI KASEI
[AK4529]
n Overflow Detection
The AK4529 has overflow detect function for analog input. Overflow detect function is enable if OVFE bit is set to "1" at serial control mode. OVF pin goes to "H" if analog input of Lch or Rch overflows (more than -0.3dBFS). OVF output for overflowed analog input has the same group delay as ADC (GD = 27.6/fs = 626s@fs=44.1kHz). OVF is "L" for 522/fs (=11.8ms @fs=44.1kHz) after PDN = "", and then overflow detection is enabled.
n Zero Detection
The AK4529 has two pins for zero detect flag outputs. Channel grouping can be selected by DZFM3-0 bits if P/S = "L" and DZFE = "L" (table 9). DZF1 pin corresponds to the group 1 channels and DZF2 pin corresponds to the group 2 channels. However DZF2 pin becomes OVF pin if OVFE bit is set to "1". Zero detection mode is set to mode 0 if DZFE= "H" regardless of P/S pin. DZF1 is AND of all eight channels and DZF2 is disabled ("L") at mode 0. Table 10 shows the relation of P/S, DZFE, OVFE and DZF. When the input data of all channels in the group 1(group 2) are continuously zeros for 8192 LRCK cycles, DZF1(DZF2) pin goes to "H". DZF1(DZF2) pin immediately goes to "L" if input data of any channels in the group 1(group 2) is not zero after going DZF1(DZF2) "H". Mode 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 DZFM 21 00 00 01 01 10 10 11 11 00 00 01 01 10 10 11 11 AOUT L2 R2 L3 R3 DZF1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF2 DZF1 DZF1 DZF2 DZF2 DZF1 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 disable (DZF1=DZF2 = "L") DZF1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF1
3 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1
0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1
L1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF2 DZF1 DZF1
R1 DZF1 DZF1 DZF1 DZF1 DZF1 DZF2 DZF2 DZF1 DZF1
L4 DZF1 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 DZF1 DZF2
R4 DZF1 DZF2 DZF2 DZF2 DZF2 DZF2 DZF2 Default DZF2 DZF2
disable (DZF1=DZF2 = "L")
Table 9. Zero detect control P/S pin "H" (parallel mode) "L" (serial mode) DZFE pin "L" "H" "L" "H" OVFE bit disable disable "0" "1" "0" "1" DZF mode Mode 7 Mode 0 Selectable Selectable Mode 0 Mode 0 DZF1 pin "L" AND of 6ch Selectable Selectable AND of 6ch AND of 6ch DZF2/OVF pin "L" "L" Selectable OVF output "L" OVF output
Table 10. DZF1-2 pins outputs
MS0082-E-00 - 20 -
2001/3
ASAHI KASEI
[AK4529]
n Digital Attenuator
AK4529 has channel-independent digital attenuator (256 levels, 0.5dB step). Attenuation level of each channel can be set by each ATT7-0 bits (table 11). ATT7-0 00H 01H 02H : FDH FEH FFH Attenuation Level 0dB -0.5dB -1.0dB : -126.5dB -127.0dB MUTE (-)
Default
Table 11. Attenuation level of digital attenuator Transition time between set values of ATT7-0 bits can be selected by ATS1-0 bits (table 12). Mode 0 1 2 ATS1 0 0 1 ATS0 0 1 0 ATT speed 7424/fs 1024/fs 256/fs
Default
Table 12. Transition time between set values of ATT7-0 bits The transition between set values is soft transition of 7425 levels in mode 0. It takes 7424/fs (168ms@fs=44.1kHz) from 00H(0dB) to FFH(MUTE) in mode 0. If PDN pin goes to "L", the ATTs are initialized to 00H. The ATTs are 00H when RSTN = "0". When RSTN return to "1", the ATTs fade to their current value. Digital attenuator is independent of soft mute function.
MS0082-E-00 - 21 -
2001/3
ASAHI KASEI
[AK4529]
n Soft mute operation
Soft mute operation is performed at digital domain. When the SMUTE pin goes to "H", the output signal is attenuated by - during 1024 LRCK cycles. When the SMUTE pin is returned to "L", the mute is cancelled and the output attenuation gradually changes to 0dB during 1024 LRCK cycles. If the soft mute is cancelled within 1024 LRCK cycles after starting the operation, the attenuation is discontinued and returned to 0dB. The soft mute is effective for changing the signal source without stopping the signal transmission.
SMUTE 1024/fs 0dB Attenuation (1) (3) 1024/fs
-
GD (2) AOUT (4) 8192/fs GD
DZF1,2
Notes: (1) The output signal is attenuated by - during 1024 LRCK cycles (1024/fs). (2) Analog output corresponding to digital input have the group delay (GD). (3) If the soft mute is cancelled within 1024 LRCK cycles, the attenuation is discontinued and returned to 0dB. (4) When the input data of all channels in the group are continuously zeros for 8192 LRCK cycles, DZF pin corresponding to the group goes to "H". DZF pin immediately goes to "L" if input data of any channel in the group is not zero after going DZF "H". Figure 9. Soft mute and zero detection
n System Reset
The AK4529 should be reset once by bringing PDN = "L" upon power-up. The AK4529 is powered up and the internal timing starts clocking by LRCK "" after exiting reset and power down state by MCLK. The AK4529 is in the powerdown mode until MCLK and LRCK are input.
MS0082-E-00 - 22 -
2001/3
ASAHI KASEI
[AK4529]
n Power-Down
The ADC and DACs of AK4529 are placed in the power-down mode by bringing PDN "L" and both digital filters are reset at the same time. PDN "L" also reset the control registers to their default values. In the power-down mode, the analog outputs go to VCOM voltage and DZF1-2 pins go to "L". This reset should always be done after power-up. In case of the ADC, an analog initialization cycle starts after exiting the power-down mode. Therefore, the output data, SDTO becomes available after 522 cycles of LRCK clock. In case of the DAC, an analog initialization cycle starts after exiting the power-down mode. The analog outputs are VCOM voltage during the initialization. Figure 10 shows the power-up sequence. The ADC and DACs can be powered-down individually by PWADN and PWDAN bits. In this case, the internal register values are not initialized. When PWADN = "0", SDTO goes to "L". When PWDAN = "0", the analog outputs go to VCOM voltage and DZF1-2 pins go to "H". Because some click noise occurs, the analog output should muted externally if the click noise influences system application.
PDN
522/fs
(1)
ADC Internal State DAC Internal State
Normal Operation
Power-down
Init Cycle 516/fs (2)
Normal Operation
Normal Operation GD (3)
Power-down
Init Cycle
Normal Operation GD
ADC In (Analog) ADC Out (Digital) DAC In (Digital)
GD (3) (6) (6) (4) "0"data (5)
"0"data GD
DAC Out (Analog) Clock In
MCLK,LRCK,SCLK
(7) Don't care 1011/fs (10)
DZF1/DZF2
(8)
External Mute
(9)
Mute ON
Notes: (1) The analog part of ADC is initialized after exiting the power-down state. (2) The analog part of DAC is initialized after exiting the power-down state. (3) Digital output corresponding to analog input and analog output corresponding to digital input have the group delay (GD). (4) ADC output is "0" data at the power-down state. (5) Click noise occurs at the end of initialization of the analog part. Please mute the digital output externally if the click noise influences system application. (6) Click noise occurs at the falling edge of PDN and at 512/fs after the rising edge of PDN. (7) When the external clocks (MCLK, BICK and LRCK) are stopped, the AK4529 should be in the power-down mode. (8) DZF pins are "L" in the power-down mode (PDN = "L"). (9) Please mute the analog output externally if the click noise (6) influences system application. (10) DZF= "L" for 1011/fs after PDN= "". Figure 10. Power-down/up sequence example
MS0082-E-00 - 23 -
2001/3
ASAHI KASEI
[AK4529]
n Reset Function
When RSTN = "0", ADC and DACs are powered-down but the internal register are not initialized. The analog outputs go to VCOM voltage, DZF1-2 pins go to "H" and SDTO pin goes to "L". Because some click noise occurs, the analog output should muted externally if the click noise influences system application. Figure 11 shows the power-up sequence.
RSTN bit
4~5/fs (9) 1~2/fs (9)
Internal RSTN bit
516/fs (1)
ADC Internal State DAC Internal State
Normal Operation
Digital Block Power-down
Init Cycle
Normal Operation
Normal Operation GD (2)
Digital Block Power-down
Normal Operation GD
ADC In (Analog) ADC Out (Digital) DAC In (Digital)
(3)
"0"data
(4)
"0"data
(2) GD (6) (5) (6)
GD
DAC Out (Analog) Clock In
MCLK,LRCK,SCLK
(7)
Don't care
45/fs (8)
DZF1/DZF2
Notes: (1) The analog part of ADC is initialized after exiting the reset state. (2) Digital output corresponding to analog input and analog output corresponding to digital input have the group delay (GD). (3) ADC output is "0" data at the power-down state. (4) Click noise occurs when the internal RSTN bit becomes "1". Please mute the digital output externally if the click noise influences system application. (5) The analog outputs go to VCOM voltage. (6) Click noise occurs at 45/fs after RSTN bit becomes "0", and occurs at 12/fs after RSTN bit becomes "1". This noise is output even if "0" data is input. (7) The external clocks (MCLK, BICK and LRCK) can be stopped in the reset mode. When exiting the reset mode, "1" should be written to RSTN bit after the external clocks (MCLK, BICK and LRCK) are fed. (8) DZF pins go to "H" when the RSTN bit becomes "0", and go to "L" at 6~7/fs after RSTN bit becomes "1". (9) There is a delay, 4~5/fs from RSTN bit "0" to the internal RSTN bit "0". Figure 11. Reset sequence example
MS0082-E-00 - 24 -
2001/3
ASAHI KASEI
[AK4529]
n Serial Control Interface
The AK4529 can control its functions via registers. Internal registers may be written by 2 types of control mode. The chip address is determined by the state of the CAD0 and CAD1 inputs. PDN = "L" initializes the registers to their default values. Writing "0" to the RSTN bit can initialize the internal timing circuit. But in this case, the register data is not be initialized. When the state of P/S pin is changed, the AK4529 should be reset by PDN pin. * Writing to control register is invalid when PDN = "L" or the MCLK is not fed. * AK4529 does not support the read command. (1) 3-wire Serial Control Mode (I2C = "L") Internal registers may be written to the 3 wire P interface pins (CSN, CCLK and CDTI). The data on this interface consists of Chip address (2bits, CAD0/1), Read/Write (1bit, Fixed to "1", Write only), Register address (MSB first, 5bits) and Control data (MSB first, 8bits). Address and data is clocked in on the rising edge of CCLK and data is clocked out on the falling edge. For write operations, data is latched after a low-to-high transition of CSN. The clock speed of CCLK is 5MHz(max). The CSN pin should be held to "H" except for access.
CSN
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
CCLK
CDTI
C1 C0 R/W A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0
C1-C0: R/W: A4-A0: D7-D0:
Chip Address (C1=CAD1, C0=CAD0) Read/Write (Fixed to "1", Write only) Register Address Control Data
Figure 12. 3-wire Serial Control I/F Timing
MS0082-E-00 - 25 -
2001/3
ASAHI KASEI
[AK4529]
(2) I2C-bus Control Mode (I2C= "H") AK4529 supports the standard-mode I2C-bus (max:100kHz). Then AK4529 cannot be incorporated in a fast-mode I2C-bus system (max:400kHz). The CSN pin should be connected to DVDD at the I2C-bus mode. Figure 13 shows the data transfer sequence at the I 2C-bus mode. All commands are preceded by a START condition. A HIGH to LOW transition on the SDA line while SCL is HIGH indicates a START condition (figure 17). After the START condition, a slave address is sent. This address is 7 bits long followed by an eighth bit which is a data direction bit (R/W) (figure 14). The most significant five bits of the slave address are fixed as "00100". The next two bits are CAD1 and CAD0 (device address bits). These two bits identify the specific device on the bus. The hardwired input pins (CAD1 pin and CAD0 pin) set them. If the slave address match that of the AK4529 and R/W bit is "0", the AK4529 generates the acknowledge and the write operation is executed. If R/W bit is "1", the AK4529 generates the not acknowledge since the AK4529 can be only a slave-receiver. The master must generate the acknowledge-related clock pulse and release the SDA line (HIGH) during the acknowledge clock pulse (figure 18). The second byte consists of the address for control registers of the AK4529. The format is MSB first, and those most significant 3-bits are fixed to zeros (figure 15). Those data after the second byte contain control data. The format is MSB first, 8bits (figure 16). The AK4529 generates an acknowledge after each byte has been received. A data transfer is always terminated by a STOP condition generated by the master. A LOW to HIGH transition on the SDA line while SCL is HIGH defines a STOP condition (figure 17). The AK4529 is capable of more than one byte write operation by one sequence. After receipt of the third byte, the AK4529 generates an acknowledge, and awaits the next data again. The master can transmit more than one byte instead of terminating the write cycle after the first data byte is transferred. After the receipt of each data, the internal 5bits address counter is incremented by one, and the next data is taken into next address automatically. If the address exceed 1FH prior to generating the stop condition, the address counter will "roll over" to 00H and the previous data will be overwritten. The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW (figure 19) except for the START and the STOP condition.
S T A R T S T O P Sub Address(n) A C K A C K Data(n) A C K Data(n+1) A C K A C K Data(n+x) A C K P
R/W
SDA
S
Slave Address
Figure 13. Data transfer sequence at the I2C-bus mode
0
0
1
0
0
CAD1
CAD0
R/W
(Those CAD1/0 should match with CAD1/0 pins) Figure 14. The first byte
0
0
0
A4
A3
A2
A1
A0
Figure 15. The second byte
D7
D6
D5
D4
D3
D2
D1
D0
Figure 16. Byte structure after the second byte
MS0082-E-00 - 26 -
2001/3
ASAHI KASEI
[AK4529]
SDA
SCL S start condition P stop condition
Figure 17. START and STOP conditions
DATA OUTPUT BY MASTER not acknowledge DATA OUTPUT BY SLAVE(AK4529) acknowledge SCL FROM MASTER S clock pulse for acknowledgement
1
2
8
9
START CONDITION
Figure 18. Acknowledge on the I2C-bus
SDA
SCL
data line stable; data valid
change of data allowed
Figure 19. Bit transfer on the I2C-bus
MS0082-E-00 - 27 -
2001/3
ASAHI KASEI
[AK4529]
n Mapping of Program Registers
Addr 00H 01H 02H 03H 04H 05H 06H 07H 08H 09H 0AH 0BH 0CH Register Name Control 1 Control 2 LOUT1 Volume Control ROUT1 Volume Control LOUT2 Volume Control ROUT2 Volume Control LOUT3 Volume Control ROUT3 Volume Control De-emphasis ATT speed Zero detect LOUT4 Volume Control ROUT4 Volume Control D7 0 0 ATT7 ATT7 ATT7 ATT7 ATT7 ATT7
DEMD1
D6 0 0 ATT6 ATT6 ATT6 ATT6 ATT6 ATT6
DEMD0
D5 0 LOOP1 ATT5 ATT5 ATT5 ATT5 ATT5 ATT5
DEMA1
D4 TDM LOOP0 ATT4 ATT4 ATT4 ATT4 ATT4 ATT4
DEMA0
D3 DIF1 SDOS ATT3 ATT3 ATT3 ATT3 ATT3 ATT3
DEMB1
D2 DIF0 DFS ATT2 ATT2 ATT2 ATT2 ATT2 ATT2
DEMB0
D1 0 ACKS ATT1 ATT1 ATT1 ATT1 ATT1 ATT1
DEMC1
D0
SMUTE
0 ATT0 ATT0 ATT0 ATT0 ATT0 ATT0
DEMC0
0
OVFE
0
DZFM3
ATS1
DZFM2
ATS0
DZFM1
0
DZFM0
0
PWVRN
0
PWADN
RSTN
PWDAN
ATT7 ATT7
ATT6 ATT6
ATT5 ATT5
ATT4 ATT4
ATT3 ATT3
ATT2 ATT2
ATT1 ATT1
ATT0 ATT0
Note: For addresses from 0DH to 1FH, data is not written. When PDN goes to "L", the registers are initialized to their default values. When RSTN bit goes to "0", the internal timing is reset and DZF1-2 pins go to "H", but registers are not initialized to their default values. SMUTE, DFS, SDOS and TDM are ORed with pins.
MS0082-E-00 - 28 -
2001/3
ASAHI KASEI
[AK4529]
n Register Definitions
Addr 00H Register Name Control 1 Default D7 0 0 D6 0 0 D5 0 0 D4 TDM 0 D3 DIF1 1 D2 DIF0 0 D1 0 0 D0
SMUTE
0
SMUTE: Soft Mute Enable 0: Normal operation 1: All DAC outputs soft-muted Register bit of SMUTE is ORed with the SMUTE pin if P/S = "L".
DIF1-0: Audio Data Interface Modes (see table 7, 8.) Initial: "10", mode 2 TDM: TDM Format Select 0: Normal format 1: TDM format Register bit of TDM is ORed with the TDM pin if P/S = "L". TDM pin should be "H" if TDM mode is used.
MS0082-E-00 - 29 -
2001/3
ASAHI KASEI
[AK4529]
Addr 01H
Register Name Control 2 Default
D7 0 0
D6 0 0
D5 LOOP1 0
D4 LOOP0 0
D3 SDOS 0
D2 DFS 0
D1 ACKS 0
D0 0 0
ACKS: Master Clock Frequency Auto Setting Mode Enable 0: Disable, Manual Setting Mode 1: Enable, Auto Setting Mode Master clock frequency is detected automatically at ACKS bit "1". In this case, the setting of DFS are ignored. When this bit is "0", DFS sets the sampling speed mode. DFS: Sampling speed mode (see table 1.) 0: Normal speed 1: Double speed Register bit of DFS is ORed with DFS pin if P/S = "L". The setting of DFS is ignored at ACKS bit "1". SDOS: SDTO source select 0: ADC 1: DAUX Register bit of SDOS is ORed with SDOS pin if P/S = "L". SDOS should be set to "0" at TDM bit "1". LOOP1-0: Loopback mode enable 00: Normal (No loop back) 01: LIN LOUT1, LOUT2, LOUT3, LOUT4 RIN ROUT1, ROUT2, ROUT3, ROUT4 The digital ADC output (DAUX input if SDOS = "1") is connected to the digital DAC input. In this mode, the input DAC data to SDTI1-3 is ignored. The audio format of SDTO at loopback mode becomes mode 2 at mode 0, and mode 3 at mode 1, respectively. 10: SDTI1(L) SDTI2(L), SDTI3(L), SDTI4(L) SDTI1(R) SDTI2(R), SDTI3(R), SDTI4(R) In this mode the input DAC data to SDTI2-4 is ignored. 11: N/A LOOP1-0 should be set to "00" at TDM bit "1".
MS0082-E-00 - 30 -
2001/3
ASAHI KASEI
[AK4529]
Addr 02H 03H 04H 05H 06H 07H 0BH 0CH
Register Name LOUT1 Volume Control ROUT1 Volume Control LOUT2 Volume Control ROUT2 Volume Control LOUT3 Volume Control ROUT3 Volume Control LOUT4 Volume Control ROUT4 Volume Control Default
D7 ATT7 ATT7 ATT7 ATT7 ATT7 ATT7 ATT7 ATT7 0
D6 ATT6 ATT6 ATT6 ATT6 ATT6 ATT6 ATT6 ATT6 0
D5 ATT5 ATT5 ATT5 ATT5 ATT5 ATT5 ATT5 ATT5 0
D4 ATT4 ATT4 ATT4 ATT4 ATT4 ATT4 ATT4 ATT4 0
D3 ATT3 ATT3 ATT3 ATT3 ATT3 ATT3 ATT3 ATT3 0
D2 ATT2 ATT2 ATT2 ATT2 ATT2 ATT2 ATT2 ATT2 0
D1 ATT1 ATT1 ATT1 ATT1 ATT1 ATT1 ATT1 ATT1 0
D0 ATT0 ATT0 ATT0 ATT0 ATT0 ATT0 ATT0 ATT0 0
ATT7-0: Attenuation Level (see table 10.)
Addr 08H
Register Name De-emphasis Default
D7
DEMD1
D6
DEMD0
D5
DEMA1
D4
DEMA0
D3
DEMB1
D2
DEMB0
D1
DEMC1
D0
DEMC0
0
1
0
1
0
1
0
1
DEMA1-0: De-emphasis response control for DAC1 data on SDTI1 (see table 6.) Initial: "01", OFF DEMB1-0: De-emphasis response control for DAC2 data on SDTI2 (see table 6.) Initial: "01", OFF DEMC1-0: De-emphasis response control for DAC3 data on SDTI3 (see table 6.) Initial: "01", OFF DEMD1-0: De-emphasis response control for DAC4 data on SDTI4 (see table 6.) Initial: "01", OFF
MS0082-E-00 - 31 -
2001/3
ASAHI KASEI
[AK4529]
Addr 09H
Register Name ATT speed Default
D7 0 0
D6 0 0
D5 ATS1 0
D4 ATS0 0
D3 0 0
D2 0 0
D1 0 0
D0 RSTN 1
RSTN: Internal timing reset 0: Reset. DZF1-2 pins go to "H", but registers are not initialized. 1: Normal operation ATS1-0: Digital attenuator transition time setting (see table 11.) Initial: "00", mode 0
Addr 0AH
Register Name Zero detect Default
D7
OVFE
D6
DZFM3
D5
DZFM2
D4
DZFM1
D3
DZFM0
D2
PWVRN
D1
PWADN
D0
PWDAN
0
1
1
1
1
1
1
1
PWDAN: Power-down control of DAC1-4 0: Power-down 1: Normal operation PWADN: Power-down control of ADC 0: Power-down 1: Normal operation PWVRN: Power-down control of reference voltage 0: Power-down 1: Normal operation DZFM3-0: Zero detect mode select (see table 9.) Initial: "0111", disable OVFE: Overflow detection enable 0: Disable, pin#33 becomes DZF2 pin. 1: Enable, pin#33 becomes OVF pin.
MS0082-E-00 - 32 -
2001/3
ASAHI KASEI
[AK4529]
SYSTEM DESIGN
Figure 20 shows the system connection diagram. An evaluation board is available which demonstrates application circuits, the optimum layout, power supply arrangements and measurement results. Condition: TVDD=5V, 3-wire serial control mode, CAD1-0 = "00"
Analog 5V
+ 10u
uP
+ 2.2u 0.1u 0.1u TDM 44 CDTI 43 CCLK 42 CSN 41 P/S 40 MCLK 39 DZF1 38 AVSS 37 AVDD 36 VREFH 35
Digital Audio Source (DIR) 1 SDOS 2 I2C
VCOM 34 DZF2 33 RIN LIN NC NC 32 31 30 29 MUTE MUTE MUTE MUTE MUTE MUTE MUTE MUTE ROUT1 28 LOUT1 27 ROUT2 26 LOUT2 25 ROUT3 24 22 ROUT4 LOUT3 23
3 SMUTE 4 BICK 5 LRCK Audio DSP (MPEG/ AC3) 6 SDTI1 7 SDTI2 8 SDTI3 9 SDTO 10 DAUX 21 LOUT4 11 DFS 12 SDTI4 15 DVDD 14 TVDD 16 DVSS 19 CAD1 20 CAD0 5 13 DZFE 17 PDN 18 TST
AK4529
+
0.1u 10u
Power-down control Digital Ground Analog Ground
Figure 20. Typical Connection Diagram
MS0082-E-00 - 33 -
2001/3
ASAHI KASEI
[AK4529]
Digital Ground
Analog Ground
TDM 44 LOOP0/SDA/CDTI 43 DZF1 38 AVSS 37 AVDD 36 VREFH 35 DIF1/SCL/CCLK 42 DIF0/CSN 41 VCOM 34 P/S 40 MCLK 39
1 SDOS 2 I2C
DZF2/OVF RIN LIN NC
33 32 31 30 29
System Controller
3 SMUTE 4 BICK 5 LRCK 6 SDTI1 7 SDTI2 8 SDTI3 9 SDTO 10 DAUX
AK4529
NC
ROUT1 28 LOUT1 27 ROUT2 26 LOUT2 25 ROUT3 24 22 ROUT4 21 LOUT4 LOUT3 23 12 SDTI4 15 DVDD
11 DFS 16 DVSS 14 TVDD 19 CAD1 20 CAD0 13 DZFE 17 PDN 18 TST
Figure 21. Ground Layout Note: AVSS and DVSS must be connected to the same analog ground plane. 1. Grounding and Power Supply Decoupling The AK4529 requires careful attention to power supply and grounding arrangements. AVDD and DVDD are usually supplied from analog supply in system. Alternatively if AVDD and DVDD are supplied separately, the power up sequence is not critical. AVSS and DVSS of the AK4529 must be connected to analog ground plane. System analog ground and digital ground should be connected together near to where the supplies are brought onto the printed circuit board. Decoupling capacitors should be as near to the AK4529 as possible, with the small value ceramic capacitor being the nearest. 2. Voltage Reference Inputs The voltage of VREFH sets the analog input/output range. VREFH pin is normally connected to AVDD with a 0.1F ceramic capacitor. VCOM is a signal ground of this chip. An electrolytic capacitor 2.2F parallel with a 0.1F ceramic capacitor attached to VCOM pin eliminates the effects of high frequency noise. No load current may be drawn from VCOM pin. All signals, especially clocks, should be kept away from the VREFH and VCOM pins in order to avoid unwanted coupling into the AK4529. 3. Analog Inputs ADC inputs are single-ended and internally biased to VCOM. The input signal range scales with the supply voltage and nominally 0.62 x VREFH Vpp (typ)@fs=44.1kHz. The ADC output data format 2's compliment. The DC offset is removed by the internal HPF. The AK4529 samples the analog inputs at 64fs. The digital filter rejects noise above the stop band except for multiples of 64fs. The AK4529 includes an anti-aliasing filter (RC filter) to attenuate a noise around 64fs.
MS0082-E-00 - 34 -
2001/3
ASAHI KASEI
[AK4529]
4. Analog Outputs The analog outputs are also single-ended and centered around the VCOM voltage. The input signal range scales with the supply voltage and nominally 0.6 x VREFH Vpp. The DAC input data format is 2's complement. The output voltage is a positive full scale for 7FFFFFH(@24bit) and a negative full scale for 800000H(@24bit). The ideal output is VCOM voltage for 000000H(@24bit). The internal analog filters remove most of the noise generated by the delta-sigma modulator of DAC beyond the audio passband. DC offsets on analog outputs are eliminated by AC coupling since DAC outputs have DC offsets of a few mV.
n Peripheral I/F Example
The AK4529 can accept the signal of device with a nominal 3.3V supply because of TTL input. The power supply for output buffer (TVDD) of the AK4529 should be 3.3V when the peripheral devices operate at a nominal 3.3V supply. Figure 22 shows an example with the mixed system of 3.3V and 5V.
3.3V Analog 5V for input Audio signal PLL I/F DSP 3.3V Digital
AK4112A
5V Analog
3.3V for output
5V Digital
Analog Digital Control signal AK4529
uP & Others
Figure 22. Power supply connection example
MS0082-E-00 - 35 -
2001/3
ASAHI KASEI
[AK4529]
n Applications
1) Zoran AC3 decoder, ZR38650
MCLK BICK LRCK SDTO SCKIN SCKA WSA SDA SCKB WSB SDB SDC SDD SDG SPFRX Digital Input
Analog Input
AK4529
SDTI1 SDTI2 SDTI3 SDTI4
ZR38650
Analog Output
Figure 23. Application circuit example (ZR38650) 2) Yamaha AC3 decoder, YSS912
MCLK BICK LRCK MCKO BICK LRCK SDTO RX Digital Input
AK4112A
256fs
AK4529
SDBCK0 SDWCK0 SDIA0
Analog Input
SDTO SDTI1 SDTI2 SDTI3 SDTI4
SDIA1 SDOB0 SDOB1 SDOB2 SDOB3
YSS912
Analog Output
Figure 24. Application circuit example (YSS912) 3) Motorola AC3 decoder, DSP56362
MCLK BICK LRCK MCKO BICK LRCK SDTO RX Digital Input
AK4112A
256fs
AK4529
ACI SCKR FSR SDI0
Analog Input
SDTO
SDI1 SCKT FST
DSP56362
SDTI1 Analog Output SDTI2 SDTI3 SDTI4
SDO0 SDO1 SDO2 SDO3
Figure 25. Application circuit example (DSP56362)
MS0082-E-00 - 36 -
2001/3
ASAHI KASEI
[AK4529]
PACKAGE
44pin LQFP (Unit: mm)
12.800.30 1.70max 00.2 10.00 33 34 23
22 12.800.30 10.00 12
0.80 44 1 0.370.10 11
0.170.05 010
0.600.20 0.15
n Package & Lead frame material
Package molding compound: Lead frame material: Lead frame surface treatment: Epoxy Cu Solder plate
MS0082-E-00 - 37 -
2001/3
ASAHI KASEI
[AK4529]
MARKING
AK4529VQ XXXXXXX
1
1) Pin #1 indication 2) Date Code: XXXXXXX(7 digits) 3) Marking Code: AK4529VQ 4) Asahi Kasei Logo
IMPORTANT NOTICE * These products and their specifications are subject to change without notice. Before considering any use or application, consult the Asahi Kasei Microsystems Co., Ltd. (AKM) sales office or authorized distributor concerning their current status. * AKM assumes no liability for infringement of any patent, intellectual property, or other right in the application or use of any information contained herein. * Any export of these products, or devices or systems containing them, may require an export license or other official approval under the law and regulations of the country of export pertaining to customs and tariffs, currency exchange, or strategic materials. * AKM products are neither intended nor authorized for use as critical components in any safety, life support, or other hazard related device or system, and AKM assumes no responsibility relating to any such use, except with the express written consent of the Representative Director of AKM. As used here: (a) A hazard related device or system is one designed or intended for life support or maintenance of safety or for applications in medicine, aerospace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. (b) A critical component is one whose failure to function or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. * It is the responsibility of the buyer or distributor of an AKM product who distributes, disposes of, or otherwise places the product with a third party to notify that party in advance of the above content and conditions, and the buyer or distributor agrees to assume any and all responsibility and liability for and hold AKM harmless from any and all claims arising from the use of said product in the absence of such notification.
MS0082-E-00 - 38 -
2001/3


▲Up To Search▲   

 
Price & Availability of AKD4529

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X